Announcement
Starting on July 4, 2018 the Indonesian Publication Index (IPI) has been acquired by the Ministry of Research Technology and Higher Education (RISTEKDIKTI) called GARUDA Garba Rujukan Digital (http://garuda.ristekdikti.go.id)
For further information email to portalgaruda@gmail.com

Thank you
Logo IPI  
Journal > Journal of Telematics and Informatics > Comparison of Pipelined Floating Point Unit with Unpipelined Floating Point Unit

 

Full Text PDF (293 kb)
Journal of Telematics and Informatics
Vol 3, No 1: March 2015
Comparison of Pipelined Floating Point Unit with Unpipelined Floating Point Unit
Venkateswarao, M. ( K L University, Andhra Pradesh)
Triveni, J. ( K L University, Andhra Pradesh)
Latha, K. Bhargavee ( K L University, Andhra Pradesh)
Deepika, K. Naga ( K L University, Andhra Pradesh)
Pavan, K.R. ( K L University, Andhra Pradesh)
Article Info   ABSTRACT
Published date:
23 Apr 2015
 
Floating-point numbers are broadly received in numerous applications due their element representation abilities. Floating-point representation has the capacity hold its determination and exactness contrasted with altered point representations. Any Digital Signal Processing (DSP) calculations utilization floating-point math, which obliges a huge number of figuring’s every second to be performed. For such stringent necessities, outline of quick, exact and effective circuits is the objective of each VLSI creator. This paper displays a correlation of pipelined floating-point snake dissention with IEEE 754 organization with an unpipelined viper additionally protests with IEEE 754 arrangement. It depicts the IEEE floating-point standard 754. A pipelined floating point unit in light of IEEE 754 configuration is produced and the outline is contrasted and that of an unpipelined floating point unit and an investigation is defeated speed, range, and force contemplations. It builds the rate as well as is vitality productive. Every one of these changes is at the expense of slight increment in the chip region. The basic methodology and approach used for VHDL (Very Large Scale Integration Hardware Descriptive Language) implementation of the floating-point unit are also described. Detailed synthesis report operated upon Xilinx ISE 11 software and Modelsim is given.
Copyrights © 2015